## CS F342 COMPUTER ARCHITECTURE QUIZ 1: SET 1

| Name:                                                                                                                 |                     |                   |                     |          |          |          |           |          |          |            |  |
|-----------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|---------------------|----------|----------|----------|-----------|----------|----------|------------|--|
| ID:                                                                                                                   |                     |                   |                     |          |          |          |           |          |          |            |  |
| Write your answer only in the following table.                                                                        |                     |                   |                     |          |          |          |           |          |          |            |  |
| Q#                                                                                                                    | Q1                  | Q2                | Q3                  | Q4       | Q5       | Q6       | Q7        | Q8       | Q9       | <b>Q10</b> |  |
| Ans (a/b/c/d)                                                                                                         | a                   | d                 | b                   | a        | С        | d        | С         | d        | a, c     | b          |  |
| Q1. Which of the fa. Acts as the inte                                                                                 |                     |                   |                     |          |          |          | ruction S | Set Arch | itecture | e (ISA)?   |  |
| <ul><li>a. Acts as the lifte</li><li>b. Determines onl</li><li>c. Provides compi</li><li>d. Is only concern</li></ul> | ly the p<br>ler opt | hysica<br>imizati | l design<br>ons onl | of har   | dware    | ai e     |           |          |          |            |  |
| Answer: a. Acts as                                                                                                    | s the in            | terface           | betwee              | en hard  | lware a  | nd softv | ware      |          |          |            |  |
| Q2. In MIPS, how                                                                                                      | many f              | fields a          | re prese            | ent in a | n R-typ  | e instru | ıction fo | rmat?    |          |            |  |
| a. 3<br>b. 4<br>c. 5<br>d. 6                                                                                          |                     |                   |                     |          |          |          |           |          |          |            |  |
| Answer: d. 6                                                                                                          |                     |                   |                     |          |          |          |           |          |          |            |  |
| Q3. The MIPS inst                                                                                                     | ructio              | n 'addi           | \$s1, \$z∈          | ero, 10' | belong   | s to wh  | ich type  | ?        |          |            |  |
| a. R-type<br>b. I-type<br>c. J-type<br>d. Pseudo-instruc                                                              | tion                |                   |                     |          |          |          |           |          |          |            |  |
| Answer: b. I-type                                                                                                     |                     |                   |                     |          |          |          |           |          |          |            |  |
| Q4. What is the fu                                                                                                    | ınction             | code (            | funct) fo           | or the ' | add' ins | structio | n in MIF  | PS?      |          |            |  |
| a. 32<br>b. 34<br>c. 36<br>d. 0                                                                                       |                     |                   |                     |          |          |          |           |          |          |            |  |
| Answer: a. 32                                                                                                         |                     |                   |                     |          |          |          |           |          |          |            |  |

| Q5. In MIPS, the instruction 'sw \$s0, 8(\$s2)' uses which addressing mode?                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------|
| a. Immediate b. Register Direct c. Base Addressing d. PC-relative                                                                                 |
| Answer: c. Base Addressing                                                                                                                        |
| Q6. The maximum range of a branch offset in MIPS (using 16-bit signed immediate) is: a. $\pm 16$ KB b. $\pm 32$ KB c. $\pm 64$ KB d. $\pm 128$ KB |
| Answer: d. ±128 KB                                                                                                                                |
| Q7. Which of the following instructions uses a 26-bit address field?  a. addi b. lw c. j d. bne                                                   |
| Answer: c. j                                                                                                                                      |
| Q8. If MIPS is modified to have only 16 registers, how many bits are needed to represent a register?                                              |
| a. 2<br>b. 3<br>c. 5<br>d. 4                                                                                                                      |
| Answer: d. 4                                                                                                                                      |
| Q9. If an assembler cannot fit the branch offset in 16 bits, which instruction is typically used as a workaround?                                 |
| a. jr b. jal c. j d. lui + ori                                                                                                                    |
| Answer: c. j or a. jr                                                                                                                             |
| Q10. Which of the following is a pseudo-instruction in MIPS?                                                                                      |

a. add

b. li

c. mult

d. sll

Answer: b. li